

# NTE27C2001–12D Integrated Circuit 2 Mbit (256Kb x 8) UV EPROM

#### **Description:**

The NTE27C2001–12D is an 2 Mbit UV EPROM in a 32–Lead DIP type package ideally suited for applications where fast turn–around and pattern experimentation are important requirements and is organized as 262,144 by 8 bits. This device has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

#### Features:

- 5V ±10% Supply Voltage in Read Operation
- Access Time: 55ns
- Low Power "CMOS" Consumption:
  - Active Current 35mA at 5MHz
  - Standby Current 100µA
  - Programming Voltage: 12.75V ±0.25V
- Programming Time: 100µs/Word

## Absolute Maximum Ratings: (Note 1)

| Supply Voltage, V <sub>CC</sub>                              | –2 to +7V        |
|--------------------------------------------------------------|------------------|
| Input or Output Voltage (Except A9, Note 2), V <sub>IO</sub> | –2 to +7V        |
| A9 Voltage (Note 2), V <sub>A9</sub>                         | −2 to +13.5V     |
| Program Supply Voltage, V <sub>PP</sub>                      | –2 to +14V       |
| Ambient Operating Temperature Range, T <sub>A</sub>          | . −40° to +125°C |
| Temperature Under Bias Range, T <sub>BIAS</sub>              | . −50° to +125°C |
| Storage Temperature Range, T <sub>STG</sub>                  | . −65° to +150°C |

- Note 1. Except for the rating "Operating Temperature Range", stresses above those listed in the table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.
- Note 2. Minimum DC voltage on the input or output is -0.5V with possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

## **Device Operation:**

The modes of operation of the NTE27C2001 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for  $V_{PP}$  and 12V on A9.

## Read Mode:

The NTE27C2001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}-t_{GLQV}$ .

| Mode            | Ē               | G               | P                     | A9 | V <sub>PP</sub>             | Q7–Q0       |
|-----------------|-----------------|-----------------|-----------------------|----|-----------------------------|-------------|
| Read            | V <sub>IL</sub> | V <sub>IL</sub> | Х                     | Х  | $V_{CC}$ or $V_{SS}$        | Data Out    |
| Output Disable  | V <sub>IL</sub> | V <sub>IH</sub> | Х                     | Х  | $V_{CC}$ or $V_{SS}$        | Hi–Z        |
| Program         | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> Pulse | Х  | V <sub>PP</sub>             | Data Input  |
| Verify          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub>       | Х  | V <sub>PP</sub>             | Data Output |
| Program Inhibit | V <sub>IH</sub> | Х               | Х                     | Х  | V <sub>PP</sub>             | Hi–Z        |
| Standby         | V <sub>IH</sub> | Х               | Х                     | Х  | $V_{CC} \text{ or } V_{SS}$ | Hi–Z        |

## **Operating Modes:**

Note:  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ .

| Parameter          | Symbol           | Test Conditions | Min | Тур | Max | Unit |
|--------------------|------------------|-----------------|-----|-----|-----|------|
| Input Capacitance  | C <sub>IN</sub>  | $V_{IN} = 0V$   | -   | -   | 6   | pF   |
| Output Capacitance | C <sub>OUT</sub> | $V_{OUT} = 0V$  | -   | -   | 12  | pF   |

Note 3. Sampled only, not 100% tested.

## Standby Mode:

The NTE27C2001has a standby mode which reduces the active current from 30mA to 100 $\mu$ A. The NTE27C2001 is placed in the standby mode by applying a CMOS high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{G}$  input.

# Two Line Output Control:

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. The lowest possible memory power dissipation,
- b. Complete assurance that output bus connection will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

<u>**Read Mode DC Characteristics:**</u>  $(T_A = 0^\circ \text{ to } +70^\circ \text{C}, V_{CC} = 5V \pm 10\%, V_{PP} = V_{CC}, \text{ Note 4 unless otherwise specified})$ 

| Parameter                       | Symbol           | Test Conditions                                                            | Min                  | Тур | Max                | Unit |
|---------------------------------|------------------|----------------------------------------------------------------------------|----------------------|-----|--------------------|------|
| Input Leakage Current           | Ι <sub>LI</sub>  | $0V \le V_{IN} \le V_{CC}$                                                 | -                    | -   | ±10                | μΑ   |
| Output Leakage Current          | I <sub>LO</sub>  | $0V \le V_{OUT} \le V_{CC}$                                                | -                    | -   | ±10                | μΑ   |
| Supply Current                  | I <sub>CC</sub>  | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0mA,$<br>f = 5MHz | -                    | _   | 30                 | mA   |
| Supply Surrent (Standby)<br>TTL | I <sub>CC1</sub> | E = V <sub>IH</sub>                                                        | _                    | _   | 1                  | mA   |
| CMOS                            | I <sub>CC2</sub> | $\overline{E} > V_{CC} - 0.2V$                                             | -                    | -   | 100                | μΑ   |
| Program Current                 | I <sub>PP</sub>  | $V_{PP} = V_{CC}$                                                          | -                    | -   | 10                 | μΑ   |
| Input Low Voltage               | V <sub>IL</sub>  |                                                                            | -0.3                 | -   | 0.8                | V    |
| Input High Voltage              | V <sub>IH</sub>  | Note 5                                                                     | 2                    | -   | V <sub>CC</sub> +1 | V    |
| Output Low Voltage              | V <sub>OL</sub>  | I <sub>OL</sub> = 2.1mA                                                    | -                    | -   | 0.4                | V    |
| Output High Voltage<br>TTL      | V <sub>OH</sub>  | I <sub>OH</sub> = -400μA                                                   | 2.4                  | _   | -                  | V    |
| CMOS                            |                  | $I_{OH} = -100\mu A$                                                       | V <sub>CC</sub> -0.7 | _   | _                  | V    |

Note 4.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ . Note 5. Maximum DC voltage on output is  $V_{CC}$  +0.5V.

#### System Considerations:

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu$ F ceramic capacitor be used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu$ F bulk electrolytic capacitor should be used between  $V_{CC}$  and  $V_{SS}$  for every eight devices. The bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

| S                                       | pecified)         |                  |                                                   |     |     |     |      |
|-----------------------------------------|-------------------|------------------|---------------------------------------------------|-----|-----|-----|------|
| Parameter                               | Symbol            | Alt.             | Test Conditions                                   | Min | Тур | Max | Unit |
| Address Valid To Output Valid           | t <sub>AVQV</sub> | t <sub>ACC</sub> | $\overline{E} = V_{IL}$ , $\overline{G} = V_{IL}$ | -   | -   | 120 | ns   |
| Chip Enable Low To Output Valid         | t <sub>ELQV</sub> | t <sub>CE</sub>  | $\overline{G} = V_{IL}$                           | -   | -   | 120 | ns   |
| Output Enable Low To Output Valid       | t <sub>GLQV</sub> | t <sub>OE</sub>  | $\overline{E} = V_{IL}$                           | -   | _   | 50  | ns   |
| Chip Enable High To Output Hi-Z         | t <sub>EHQZ</sub> | t <sub>DF</sub>  | $\overline{G} = V_{IL}$ , Note 3                  | 0   | _   | 40  | ns   |
| Output Enable High To Output Hi–Z       | t <sub>GHQZ</sub> | t <sub>DF</sub>  | $\overline{E} = V_{IL}$ , Note 3                  | 0   | _   | 40  | ns   |
| Address Transition To Output Transition | t <sub>AXQX</sub> | t <sub>OH</sub>  | $\overline{E} = V_{IL}$ , $\overline{G} = V_{IL}$ | 0   | _   | _   | ns   |

<u>**Read Mode AC Characteristics:**</u> ( $T_A = 0^\circ$  to +70°C,  $V_{CC} = 5V \pm 10\%$ , Note 4 unless otherwise specified)

Note 3. Sampled only, not 100% tested.

Note 4. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

Programming Mode DC Characteristics:

(T<sub>A</sub> = +25°C, V<sub>CC</sub> = 6.25V  $\pm$ 0.25V, V<sub>PP</sub> = 12.75V  $\pm$ 0.25V, Note 4 unless otherwise specified)

| Parameter                | Symbol          | Test Conditions                | Min  | Тур | Мах                  | Unit |
|--------------------------|-----------------|--------------------------------|------|-----|----------------------|------|
| Input Leakage Current    | Ι <sub>LI</sub> | $V_{IL} \le V_{IN} \le V_{IH}$ | -    | -   | ±10                  | μA   |
| Supply Current           | I <sub>CC</sub> |                                | _    | -   | 50                   | mA   |
| Program Current          | I <sub>PP</sub> | $\overline{E} = V_{IL}$        | -    | -   | 50                   | mA   |
| Input Low Voltage        | V <sub>IL</sub> |                                | -0.3 | -   | 0.8                  | V    |
| Input High Voltage       | V <sub>IH</sub> |                                | 2    | -   | V <sub>CC</sub> +0.5 | V    |
| Output Low Voltage       | V <sub>OL</sub> | I <sub>OL</sub> = 2.1mA        | _    | _   | 0.4                  | V    |
| Output High Voltage, TTL | V <sub>OH</sub> | I <sub>OH</sub> = -400μA       | 2.4  | -   | _                    | V    |
| A9 Voltage               | V <sub>ID</sub> |                                | 11.5 | -   | 12.5                 | V    |

Note 4. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

<u>Programming Mode AC Characteristics</u>:  $(T_A = +25^{\circ}C, V_{CC} = 6.25V \pm 0.25V, V_{PP} = 12.75V \pm 0.25V, Note 4 unless otherwise specified)$ 

| Parameter                                | Symbol             | Alt.             | Test Conditions | Min | Тур | Мах | Unit |  |
|------------------------------------------|--------------------|------------------|-----------------|-----|-----|-----|------|--|
| Address Valid To Program Low             | t <sub>AVPL</sub>  | t <sub>AS</sub>  |                 | 2   | -   | -   | μs   |  |
| Input Valid To Program Low               | t <sub>QVPL</sub>  | t <sub>DS</sub>  |                 | 2   | _   | -   | μs   |  |
| V <sub>PP</sub> High To Program Low      | t <sub>VPHPL</sub> | t <sub>OES</sub> |                 | 2   | _   | -   | μs   |  |
| V <sub>CC</sub> High To Program Low      | t <sub>VCHPL</sub> | t <sub>VCS</sub> |                 | 2   | _   | -   | μs   |  |
| Chip Enable Low To Program Low           | t <sub>ELPL</sub>  | t <sub>CES</sub> |                 | 2   | _   | -   | μs   |  |
| Program Pulse Width                      | t <sub>PLPH</sub>  | t <sub>PW</sub>  |                 | 95  | _   | 105 | μs   |  |
| Program High To Input Transition         | t <sub>PHQX</sub>  | t <sub>DH</sub>  |                 | 2   | _   | -   | μs   |  |
| Input Transition To Output Enable Low    | t <sub>QXGL</sub>  | t <sub>OES</sub> |                 | 2   | _   | -   | μs   |  |
| Output Enable Low To Output Valid        | t <sub>GLQV</sub>  | t <sub>OE</sub>  |                 | —   | _   | 100 | ns   |  |
| Output Enable High To Output Hi–Z        | t <sub>GHQZ</sub>  | t <sub>DFP</sub> | Note 3          | 0   | —   | 130 | ns   |  |
| Output Enable High To Address Transition | t <sub>GHAX</sub>  | t <sub>AH</sub>  |                 | 0   | —   | -   | ns   |  |

Note 3. Sampled only, not 100% tested.

Note 4. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

# **Programming:**

When delivered (and after each erasure for UV EPROM), all bits of the NTE27C2001 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to change a "0" to a "1" is by die exposure to ultraviolet light (UV EPROM). The NTE27C2001 is in the programming mode when V<sub>PP</sub> input is at 12.75V,  $\overline{E}$  is at V<sub>IL</sub> and  $\overline{P}$  is pulsed to V<sub>IL</sub>. The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V<sub>CC</sub> is specified to be 6.25V ±0.25V.

# Program Inhibit:

Programming of multiple NTE27C2001s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel NTE27C2001 may be common. A TTL low level pulse applied to an NTE27C2001's  $\overline{P}$  input, with  $\overline{E}$  low and V<sub>PP</sub> at 12.75V, will program that NTE27C2001. A high level  $\overline{E}$  input inhibits the other NTE27C2001s from being programmed.

# **Program Verify:**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{E}$  and  $\overline{G}$  at V<sub>IL</sub>,  $\overline{P}$  at V<sub>IH</sub>, V<sub>PP</sub> at 12.75V and V<sub>CC</sub> at 6.25V.

## Erasure Operation:

The erasure characteristics of the NTE27C2001 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000–4000Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical NTE27C2001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the NTE27C2001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the NTE27C2001 window to prevent unintentional erasure. The recommended erasure procedure for the NTE27C2001 is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15W–sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu$ W/cm<sup>2</sup> power rating. The NTE27C2001 should be placed within 2.5cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.



